



CS2200 Systems and Networks Spring 2024

Lecture 20: Memory Hierarchy pt 3

> Alexandros (Alex) Daglis School of Computer Science Georgia Institute of Technology adaglis@gatech.edu

Lecture slides adapted from Bill Leahy and Charles Lively of Georgia Tech

## How to improve cache efficiency

# How to improve cache efficiency

- Exploit spatial locality
  - Bring more from memory into cache at a time
- Better organization
  - Exploit working set concept

# **Spatial Locality**



|   | Cache Tag | Cache Index | Block Offset |  |
|---|-----------|-------------|--------------|--|
| t |           | n           | b            |  |

$$b = log_2 B$$
  
 $L = S/B$   
 $n = log_2 L$   
 $t = address \ size - (b+n)$ 

Cache Tag Cache Index Block Offset

$$t n b$$

$$b = log_2 B$$

$$L = S/B$$

$$n = log_2 L$$

$$t = address size - (b+n)$$







## Multi-word cache organization



## Multi-word cache organization



#### Write miss with multi-word cache block

The missing block is first copied from memory into the cache; only then do we update the specific word being written



Remember: the processor's interface to memory is (at most) word-sized

#### Direct-mapped cache

- 32-bit byte-addressable memory address
- Each memory word contains 4 bytes
- Block size = 4 words (16 bytes)
  - A memory access brings in a block
- 64K byte write-back cache

#### Direct-mapped cache

- 32-bit byte-addressable memory address
- Each memory word contains 4 bytes
- Block size = 4 words (16 bytes)
  - A memory access brings in a block
- 64K byte write-back cache



#### Direct-mapped cache

- 32-bit byte-addressable memory address
- Each memory word contains 4 bytes
- Block size = 4 words (16 bytes)
  - A memory access brings in a block
- 64K byte write-back cache



#### Direct-mapped cache

- 32-bit byte-addressable memory address
- Each memory word contains 4 bytes
- Block size = 4 words (16 bytes)
  - A memory access brings in a block
- 64K byte write-back cache



#### Direct-mapped cache

- 32-bit byte-addressable memory address
- Each memory word contains 4 bytes
- Block size = 4 words (16 bytes)
  - A memory access brings in a block
- 64K byte write-back cache



#### Direct-mapped cache

- 32-bit byte-addressable memory address
- Each memory word contains 4 bytes
- Block size = 4 words (16 bytes)
  - A memory access brings in a block
- 64K byte write-back cache



#### Direct-mapped cache

- 32-bit byte-addressable memory address
- Each memory word contains 4 bytes
- Block size = 4 words (16 bytes)
  - A memory access brings in a block
- 64K byte write-back cache



#### Direct-mapped cache

- 32-bit byte-addressable memory address
- Each memory word contains 4 bytes
- Block size = 4 words (16 bytes)
  - A memory access brings in a block
- 64K byte write-back cache



#### Direct-mapped cache

- 32-bit byte-addressable memory address
- Each memory word contains 4 bytes
- Block size = 4 words (16 bytes)
  - A memory access brings in a block
- 64K byte write-back cache



#### Direct-mapped cache

- 32-bit byte-addressable memory address
- Each memory word contains 4 bytes
- Block size = 4 words (16 bytes)
  - A memory access brings in a block
- 64K byte write-back cache



| lid | dirty | / tag | word 0   | word 1   | word 2   | word 3 |
|-----|-------|-------|----------|----------|----------|--------|
| 1   | 0     | 0001  |          |          |          |        |
| 1   | 1     | 0021  |          |          |          |        |
|     |       |       |          |          |          |        |
|     |       |       |          |          |          |        |
|     |       |       |          |          |          |        |
|     |       |       |          |          |          |        |
|     |       |       |          |          |          |        |
|     | 1     | 1 0   | 1 0 0001 | 1 0 0001 | 1 0 0001 |        |

#### Direct-mapped cache

- 32-bit byte-addressable memory address
- Each memory word contains 4 bytes
- Block size = 4 words (16 bytes)
  - A memory access brings in a block
- 64K byte write-back cache



#### Direct-mapped cache

- 32-bit byte-addressable memory address
- Each memory word contains 4 bytes
- Block size = 4 words (16 bytes)
  - A memory access brings in a block
- 64K byte write-back cache



#### Direct-mapped cache

- 32-bit byte-addressable memory address
- Each memory word contains 4 bytes
- Block size = 4 words (16 bytes)
  - A memory access brings in a block
- 64K byte write-back cache



#### Direct-mapped cache

- 32-bit byte-addressable memory address
- Each memory word contains 4 bytes
- Block size = 4 words (16 bytes)
  - A memory access brings in a block
- 64K byte write-back cache



- Exploits more spatial locality
- Reduces miss ratio



- Exploits more spatial locality
- Reduces miss ratio



- Exploits more spatial locality
- Reduces miss ratio



- Exploits more spatial locality
- Reduces miss ratio



# There is a point where things get worse

- I. We reduce effective cache capacity by bringing in too much data (beyond useful spatial locality)
- 2. When the working set changes, larger blocks have to be fetched
  - Memory can only transfer so fast and it can become the bottleneck



# There is a point where things get worse

- I. We reduce effective cache capacity by bringing in too much data (beyond useful spatial locality)
- 2. When the working set changes, larger blocks have to be fetched
  - Memory can only transfer so fast and it can become the bottleneck



# How to improve cache efficiency

- Exploit spatial locality
  - Bring more from memory into cache at a time
- Better organization
  - Exploit working set concept

# Working set considerations



# Working set considerations



#### What would be best?

Allow any memory block to be brought into any cache block

#### What would be best?

- Allow any memory block to be brought into any cache block
- This is similar to the ability of mapping any virtual page to any available physical page frame

#### What would be best?

- Allow any memory block to be brought into any cache block
- This is similar to the ability of mapping any virtual page to any available physical page frame
- → Fully associative mapping

#### Cache Placement



#### Cache Placement



### Address interpretation in FA cache

Cache Tag Index Block offset

**Block offset** 

### Address interpretation in FA cache



No splitting memory addresses into "index" and "tag"

**Block offset** 

### Address interpretation in FA cache

| Cache Tag Index Block offse |
|-----------------------------|
|-----------------------------|

- No splitting memory addresses into "index" and "tag"
- It all becomes tag!

# Fully associative cache circuitry



# Fully associative cache circuitry



- Fully associative cache →
  - Too much hardware complexity
  - Most flexible



- Direct mapped cache →
  - Least hardware complexity
  - Least flexible

- Fully associative cache →
  - Too much hardware complexity
  - Most flexible



- Direct mapped cache →
  - Least hardware complexity
  - Least flexible

Can we do better? Is there a compromise?

- Fully associative cache →
  - Too much hardware complexity
  - Most flexible



- Direct mapped cache →
  - Least hardware complexity
  - Least flexible

- Can we do better? Is there a compromise?
- Yes! It's called a set-associative cache

- Fully associative cache →
  - Too much hardware complexity
  - Most flexible



- Direct mapped cache →
  - Least hardware complexity
  - Least flexible

- Can we do better? Is there a compromise?
- Yes! It's called a set-associative cache
- Direct-mapped and fully-associative caches are special cases of a set-associative cache on opposite ends of the spectrum!



**Fully Associative** 



**Fully Associative** 















(a) Direct-mapped cache



(a) Direct-mapped cache

Memory block in exactly one place







(c) 4-way set associative



# Terminology clarification

- Unfortunate but...
  - Four different ways of saying the same thing
    - Cache line
    - Cache block
    - Cache entry
    - Cache element

## Terminology clarification

- Unfortunate but...
  - Four different ways of saying the same thing
    - Cache line
    - Cache block
    - Cache entry
    - Cache element
  - All mean the same thing...the basic unit of data transferred into/out of the cache at a time
  - The textbook has several typos in which it erroneously implies cache set is also synonymous to cache block. In addition, from chapter 9.11.3 onwards, almost every occurrence of the term "cache line" should have been "cache set". A cache line is synonymous to a cache block. A cache set corresponds to a single cache line only in the case of direct-mapped caches!

# Terminology clarification

- Unfortunate but...
  - Four different ways of saying the same thing
    - Cache line
    - Cache block
    - Cache entry
    - Cache element
  - All mean the same thing...the basic unit of data transferred into/out of the cache at a time
  - The textbook has several typos in which it erroneously implies cache set is also synonymous to cache block. In addition, from chapter 9.11.3 onwards, almost every occurrence of the term "cache line" should have been "cache set". A cache line is synonymous to a cache block. A cache set corresponds to a single cache line only in the case of direct-mapped caches!
- A cache set is a "row" in the cache. The number of blocks per set is determined by the type of the cache
  - Direct mapped: n sets, | block
  - P-way set associative: n/p sets, p blocks
  - Fully associative: | set, n blocks



(c) 4-way set associative



(c) 4-way set associative



(c) 4-way set associative



(c) 4-way set associative





Incoming – dag2200

- 4-way set associative cache
- 32-bit memory, byte-addressable
- Cache size of 64 Kbytes.
- Cache block size is 16 bytes.
- Write-through policy
- One valid bit per block.

Compute the total amount of storage for implementing the cache (i.e. actual data plus the metadata)







Incoming – dag2200

- 4-way set associative cache
- 32-bit memory, byte-addressable
- Cache size of 64 Kbytes.
- Cache block size is 16 bytes.
- Write-through policy
- One valid bit per block.

Compute the total amount of storage for implementing the cache (i.e. actual data plus the metadata)





Incoming – dag2200

- 4-way set associative cache
- 32-bit memory, byte-addressable
- Cache size of 64 Kbytes.
- Cache block size is 16 bytes.
- Write-through policy
- One valid bit per block.

Compute the total amount of storage for implementing the cache (i.e. actual data plus the metadata)









































Incoming – dag2200



Hardware complexity?



Incoming – dag2200



Hardware complexity?

4 18-bit comparators



# In a fully associative cache ...

...with 64K bytes of data, 64 bytes / block and a t-bit tag

- 19% A. There are four t-bit tag comparators
- 30% B. There are 64 t-bit tag comparators
- 43% C. There are 1k t-bit tag comparators
- $^{8\%}$  D. There is one t-bit tag comparator for the entire cache

#### In a fully associative cache ...

...with 64K bytes of data, 64 bytes / block and a t-bit tag

- 19% A. There are four t-bit tag comparators
- 30% B. There are 64 t-bit tag comparators
- 43% C. There are 1k t-bit tag comparators
- $^{8\%}$  D. There is one t-bit tag comparator for the entire cache

FA caches have one comparator for each way in the cache. That means 64K/64 = 1K is the number of comparators. (In FA cache, # of ways also happens to be equal to # of cache blocks)

## In a 4-way set associative cache, ...

...with 64K bytes of data, 64 bytes / block, with a t-bit tag

#### 49% A. There are four t-bit tag comparators

- 29% B. There are 64 t-bit tag comparators
- 17% C. There are 1k t-bit tag comparators
- $\square$ . There is one t-bit tag comparator for the entire cache



|        | C0 |     |      |  | <b>C1</b> |     |      |  |  |
|--------|----|-----|------|--|-----------|-----|------|--|--|
|        | V  | Tag | data |  | V         | Tag | data |  |  |
| 0      |    |     |      |  |           |     |      |  |  |
| 1      |    |     |      |  |           |     |      |  |  |
| 2      |    |     |      |  |           |     |      |  |  |
| 3      |    |     |      |  |           |     |      |  |  |
| 4<br>5 |    |     |      |  |           |     |      |  |  |
| 5      |    |     |      |  |           |     |      |  |  |
| 6      |    |     |      |  |           |     |      |  |  |
| 7      |    |     |      |  |           |     |      |  |  |

What kind of cache is this?

|   |   | C0  |      |  |   | <b>C1</b> |      |  |  |
|---|---|-----|------|--|---|-----------|------|--|--|
|   | V | Tag | data |  | V | Tag       | data |  |  |
| 0 |   |     |      |  |   |           |      |  |  |
| 1 |   |     |      |  |   |           |      |  |  |
| 2 |   |     |      |  |   |           |      |  |  |
| 3 |   |     |      |  |   |           |      |  |  |
| 4 |   |     |      |  |   |           |      |  |  |
| 5 |   |     |      |  |   |           |      |  |  |
| 6 |   |     |      |  |   |           |      |  |  |
| 7 |   |     |      |  |   |           |      |  |  |

What kind of cache is this?

2-way set associative



What kind of cache is this?

2-way set associative



- What kind of cache is this?
- 2-way set associative
- How many LRU bits do we need?



What kind of cache is this?

2-way set associative

How many LRU bits do we need?

Just one.



What kind of cache is this?

2-way set associative

How many LRU bits do we need?

Just one.

What happens on every memory access?



What kind of cache is this?

2-way set associative

How many LRU bits do we need?
Just one.

What happens on every memory access?

Set LRU to 0/1 if we read from/store in C0/C1



- What kind of cache is this?
- 2-way set associative
- How many LRU bits do we need?
  Just one.
- What happens on every memory access? Set LRU to 0/1 if we read from/store in CO/C1
- So what do we do with a 4-way set associative cache?





Do we need a state machine for each cache line?



- Do we need a state machine for each cache line?
- Using as many state machines as the number of rows in the cache is a lot of hardware



- Do we need a state machine for each cache line?
- Using as many state machines as the number of rows in the cache is a lot of hardware
- Each state machine → 4! States → 5 bit state register

- 16-bit byte-addressable memory
- 2-way 256-byte cache
- 16-byte cache blocks



- I 6-bit byte-addressable memory
- 2-way 256-byte cache
- 16-byte cache blocks





Access stream from CPU:

0xF123

 $0 \times 0252$ 

0×11A0

0×F120

0×B020



0×F123 → | | | | | 000 | 00 | 0 | 00 | |

Offset: 0011

Index: 010

Tag:  $| | | | | 000| 0 \rightarrow 0 \times | E2$ 

Access stream from CPU:

0xF123

0x0252

0×11A0

0xF120

0×B020



0×F123 → | | | | | 000 | 00 | 0 | 00 | |

Offset: 0011

Index: 010

Tag:  $| | | | | 000| 0 \rightarrow 0 \times | E2$ 

Access stream from CPU:

0xF123

0x0252

 $0 \times 11 A0$ 

0xF120

0×B020



 $0 \times 0252 \rightarrow 0000\ 0010\ 0101\ 0010$ 

Offset: 0010

Index: 101

Tag: 0000 0010 0  $\rightarrow$  0x004

Access stream from CPU:

0xF123

0x0252

 $0 \times 11 A0$ 

0×F120

0×B020



 $0 \times 0252 \rightarrow 0000\ 0010\ 0101\ 0010$ 

Offset: 0010

Index: 101

Tag: 0000 0010 0  $\rightarrow$  0x004

Access stream from CPU:

0xF123

 $0 \times 0252$ 

 $0 \times 11 A0$ 

0xF120

0×B020



 $0 \times 11A0 \rightarrow 0001000110100000$ 

Offset: 0000

Index: 010

Tag: 000 | 000 |  $\rightarrow$  0x023

Access stream from CPU:

0xF123

0x0252

0×11A0

0xF120

0×B020



 $0 \times 11A0 \rightarrow 0001000110100000$ 

Offset: 0000

Index: 010

Tag: 000 | 000 |  $\rightarrow$  0x023

Access stream from CPU:

0xF123

0x0252

 $0 \times 11 A0$ 

0xF120

0×B020



0×F120 → 1111 0001 0010 0000

Offset: 0000

Index: 010

Tag:  $| | | | | 000| 0 \rightarrow 0 \times | E2$ 

Access stream from CPU:

0xF123

0x0252

 $0 \times 11 A0$ 

0xF120

0×B020



 $0 \times F120 \rightarrow IIII 0001 0010 0000$ 

Offset: 0000

Index: 010

Cache Hit!

Access stream from CPU:

0xF123

0x0252

 $0 \times 11 A0$ 

0xF120

0×B020



0×F120 → 1111 0001 0010 0000

Offset: 0000

Index: 010

Cache Hit!

Access stream from CPU:

0xF123

0x0252

0×11A0

0xF120

0×B020



0×B020 → 1011 0000 0010 0000

Offset: 0000

Index: 010

Access stream from CPU:

0xF123

0×0252

0×11A0

0×F120

0×B020

Replace way I's block!

0×B020 → 1011 0000 0010 0000

Offset: 0000

Index: 010

Access stream from CPU:

0xF123

0x0252

0×11A0

0×F120

0×B020



Replace way I's block!

0×B020 → 1011 0000 0010 0000

Offset: 0000

Index: 010

Access stream from CPU:

0xF123

 $0 \times 0252$ 

0×11A0

0×F120

0×B020

Replace way I's block!

0×B020 → 1011 0000 0010 0000

Offset: 0000

Index: 010

Flush user portion

Flush user portion

Nothing! We're using physical addresses

- TI B? Flush user portion
- Cache? Nothing! We're using physical addresses



Note: If the OS brings in a page from disk directly to a physical page frame (i.e., page replacement) and bypasses the cache, it must flush any cache locations for the previous contents. This isn't a context switch issue, it's an I/O issue: if I/O bypasses the cache, then any cache entries referencing the page that the OS swapped out are definitely invalid.



#### On a process context switch

- <sup>0%</sup> A. The cache entries for the process being suspended are flushed.
- **8.** The cache and TLB entries for the process being suspended are flushed
- C. The TLB entries for the process being suspended are flushed
- <sub>0%</sub> D. None of the above



### On a process context switch

- <sup>0%</sup> A. The cache entries for the process being suspended are flushed.
- **8.** The cache and TLB entries for the process being suspended are flushed
- C. The TLB entries for the process being suspended are flushed
- D. None of the above

The caches we've studied so far hold physical addresses (address translation has already occurred before the cache gets involved), then no flush is needed on context switch. If the cache holds virtual addresses, then flushing cache entries from the page is required.



### When a page is evicted from a page frame in memory

- A. The cache entries for the evicted page are flushed.
- B. The cache and TLB entries for the evicted page are flushed
- C. The TLB entries for the evicted page are flushed
- D. None of the above























## Adding some speed

TLB access is on the critical path of cache access → increased clock cycle time



# Recall how TLB and Cache work together



### Recall



#### Make the cache index ≤ page offset?



What if we arrange to make the Index + Block offset bits fall within Page offset?

#### Make the cache index ≤ page offset?



What if we arrange to make the Index + Block offset bits fall within Page offset?

#### Make the cache index ≤ page offset?



What if we arrange to make the Index + Block offset bits fall within Page offset?

#### Now Index is the same for VA and PA!



What if we arrange to make the Index + Block offset bits fall within Page offset?

### Cache and TLB access can start in parallel!



What if we arrange to make the Index + Block offset bits fall within Page offset?



How to get TLB out of the critical path?



How to get TLB out of the critical path?

TLB & cache access in parallel



How to get TLB out of the critical path?

TLB & cache access in parallel





# In a virtually indexed physically tagged cache

- 16% A. I just want the participation credit
- 74% B. The TLB and cache are accessed in parallel
- C. The TLB and cache are accessed sequentially
- D. The TLB and cache are accessed at random
- <sub>1%</sub> E. None of the above

#### Is there a limitation in VIPT cache size?



#### Is there a limitation in VIPT cache size?



## Page coloring example

OS guarantees some bits of VPN will remain unchanged



Work out Example 10 in the book on your own and check the solution

- Require the low bits of the VPN and PFN to be identical (4 low order bits in this example)
  - This allows the use of these bits as part of either the virtual or physical address, just like we use the offset (as they won't change when virtual address is translated to physical)

- Require the low bits of the VPN and PFN to be identical (4 low order bits in this example)
  - This allows the use of these bits as part of either the virtual or physical address, just like we use the
    offset (as they won't change when virtual address is translated to physical)
- What does that impact?

- Require the low bits of the VPN and PFN to be identical (4 low order bits in this example)
  - This allows the use of these bits as part of either the virtual or physical address, just like we use the offset (as they won't change when virtual address is translated to physical)
- What does that impact?
  - A virtual page can only occupy a subset of page frames in which the low bits of the VPN match the low bits of the PFN (i.e., limit the *fully associative* nature of Virtual Memory Management).

- Require the low bits of the VPN and PFN to be identical (4 low order bits in this example)
  - This allows the use of these bits as part of either the virtual or physical address, just like we use the offset (as they won't change when virtual address is translated to physical)
- What does that impact?
  - A virtual page can only occupy a subset of page frames in which the low bits of the VPN match the low bits of the PFN (i.e., limit the *fully associative* nature of Virtual Memory Management).
  - We refer to this as page coloring which means the page replacement algorithm must keep track of the "color" of the VPNs and PFNs (namely those low bits) to ensure virtual pages are only loaded into like-colored page frames.

- Require the low bits of the VPN and PFN to be identical (4 low order bits in this example)
  - This allows the use of these bits as part of either the virtual or physical address, just like we use the offset (as they won't change when virtual address is translated to physical)
- What does that impact?
  - A virtual page can only occupy a subset of page frames in which the low bits of the VPN match the low bits of the PFN (i.e., limit the *fully associative* nature of Virtual Memory Management).
  - We refer to this as page coloring which means the page replacement algorithm must keep track of the "color" of the VPNs and PFNs (namely those low bits) to ensure virtual pages are only loaded into like-colored page frames.
  - It could make it harder to fit a working set into physical memory, but it's often workable because processes tend to use contiguous pages so the VPNs of the pages are spread evenly among the colors

- Require the low bits of the VPN and PFN to be identical (4 low order bits in this example)
  - This allows the use of these bits as part of either the virtual or physical address, just like we use the offset (as they won't change when virtual address is translated to physical)
- What does that impact?
  - A virtual page can only occupy a subset of page frames in which the low bits of the VPN match the low bits of the PFN (i.e., limit the *fully associative* nature of Virtual Memory Management).
  - We refer to this as page coloring which means the page replacement algorithm must keep track of the "color" of the VPNs and PFNs (namely those low bits) to ensure virtual pages are only loaded into like-colored page frames.
  - It could make it harder to fit a working set into physical memory, but it's often workable because processes tend to use contiguous pages so the VPNs of the pages are spread evenly among the colors
  - In this example using the low 4 bits of the VPN/PFN, we get 16 different "colors" of page/page frame. So a page with a VPN ending in 0010<sub>2</sub> can only be placed in a page frame with a number that ends in 0010<sub>2</sub>

## Simple memory system



## Simple memory system



## Simple memory system

















#### Transfer time << memory access time



## Example

- 4-way interleaved memory
- DRAM access time: 80 cycles.
- Memory bus cycle time: 5 cycles
- Compute the block transfer time for a block size of 4 words.
   Assume all 4 words are first retrieved from the DRAM before the data transfer to the CPU.

- Start memory fetches at 5, 10, 15, 20 cycles
- Bank 4 memory fetch finishes at 105 cycles
- Data transfers to cache complete at 90, 95,
   100, 105 cycles thanks to bank-level parallelism
  - Principle similar to pipelining!



- Start memory fetches at 5, 10, 15, 20 cycles
- Bank 4 memory fetch finishes at 105 cycles
- Data transfers to cache complete at 90, 95,
   100, 105 cycles thanks to bank-level parallelism
  - Principle similar to pipelining!



- Start memory fetches at 5, 10, 15, 20 cycles
- Bank 4 memory fetch finishes at 105 cycles
- Data transfers to cache complete at 90, 95,
   100, 105 cycles thanks to bank-level parallelism
  - Principle similar to pipelining!



- Start memory fetches at 5, 10, 15, 20 cycles
- Bank 4 memory fetch finishes at 105 cycles
- Data transfers to cache complete at 90, 95,
   100, 105 cycles thanks to bank-level parallelism
  - Principle similar to pipelining!



- Start memory fetches at 5, 10, 15, 20 cycles
- Bank 4 memory fetch finishes at 105 cycles
- Data transfers to cache complete at 90, 95,
   100, 105 cycles thanks to bank-level parallelism
  - Principle similar to pipelining!



- Start memory fetches at 5, 10, 15, 20 cycles
- Bank 4 memory fetch finishes at 105 cycles
- Data transfers to cache complete at 90, 95,
   100, 105 cycles thanks to bank-level parallelism
  - Principle similar to pipelining!



- Start memory fetches at 5, 10, 15, 20 cycles
- Bank 4 memory fetch finishes at 105 cycles
- Data transfers to cache complete at 90, 95,
   100, 105 cycles thanks to bank-level parallelism
  - Principle similar to pipelining!



- Start memory fetches at 5, 10, 15, 20 cycles
- Bank 4 memory fetch finishes at 105 cycles
- Data transfers to cache complete at 90, 95,
   100, 105 cycles thanks to bank-level parallelism
  - Principle similar to pipelining!



- Start memory fetches at 5, 10, 15, 20 cycles
- Bank 4 memory fetch finishes at 105 cycles
- Data transfers to cache complete at 90, 95,
   100, 105 cycles thanks to bank-level parallelism
  - Principle similar to pipelining!





#### Interleaved memory is useful because

- A. I just want the participation credit
- B. It increases the cache block size
- C. It reduces the cache block size
- D. It allows concurrent fetches of data blocks from memory without requiring wider busses
- E. It decreases the size of the cache index





#### Cache hierarchy: Relative sizes & latencies, circa 2017

Skylake-SP server processors (no major changes since) Sizes:

- LI Data cache = 32 KB private per core, 64 B/line, 8-WAY.
- L1 Instruction cache = 32 KB private per core, 64 B/line, 8-WAY.
- L2 cache = IMB private per core, 64 B/line, I6-WAY
- L3 cache = shared I.375MB per core, 64 B/line, II-WAY

Latencies (@ 3.7GHz frequency):

- LI Data Cache = 4 cycles
- L2 Cache = 12 cycles
- L3 Cache = 42 cycles
- DRAM (memory) Latency = 42 cycles + 51 ns



## Summary of Chapter 9 terminology

| Category                            | Vocabulary                  | Details                                                                                                     |
|-------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------|
| Principle of locality (Section 9.2) | Spatial                     | Access to contiguous memory locations                                                                       |
|                                     | Temporal                    | Reuse of memory locations already accessed                                                                  |
| Cache organization                  | Direct-mapped               | One-to-one mapping (Section 9.6)                                                                            |
|                                     | Fully associative           | One-to-any mapping (Section 9.12.1)                                                                         |
|                                     | Set associative             | One-to-many mapping (Section 9.12.2)                                                                        |
| Cache reading/writing (Section 9.8) | Read hit/Write hit          | Memory location being accessed by the CPU is present in the cache                                           |
|                                     | Read miss/Write miss        | Memory location being accessed by the CPU is not present in the cache                                       |
| Cache write policy (Section 9.8)    | Write through               | CPU writes to cache and memory                                                                              |
|                                     | Write back                  | CPU only writes to cache; memory updated on replacement                                                     |
| Cache parameters                    | Total cache size (S)        | Total data size of cache in bytes                                                                           |
|                                     | Block Size (B)              | Size of contiguous data in one data block                                                                   |
|                                     | Degree of associativity (p) | Number of homes a given memory block can reside in a cache                                                  |
|                                     | Number of cache lines (L)   | S/pB                                                                                                        |
|                                     | Cache access time           | Time in CPU clock cycles to check hit/miss in cache                                                         |
|                                     | Unit of CPU access          | Size of data exchange between CPU and cache                                                                 |
|                                     | Unit of memory transfer     | Size of data exchange between cache and memory                                                              |
|                                     | Miss penalty                | Time in CPU clock cycles to handle a cache miss                                                             |
| Memory address interpretation       | Index (n)                   | log <sub>2</sub> L bits, used to look up a particular cache line                                            |
|                                     | Block offset (b)            | log <sub>2</sub> B bits, used to select a specific byte within a block                                      |
|                                     | Tag (t)                     | a - (n+b) bits, where a is number of bits in memory address; used for matching with tag stored in the cache |

## Summary of Chapter 9 terminology

| Category                            | Vocabulary                        | Details                                                                      |
|-------------------------------------|-----------------------------------|------------------------------------------------------------------------------|
| Cache entry/cache block/ cache line | Valid bit                         | Signifies data block is valid                                                |
|                                     | Dirty bits                        | For write-back, signifies if the data block is more up to date than memory   |
|                                     | Tag                               | Used for tag matching with memory address for hit/miss                       |
|                                     | Data                              | Actual data block                                                            |
| Performance metrics                 | Hit rate (h)                      | Percentage of CPU accesses served from the cache                             |
|                                     | Miss rate (m)                     | 1 – h                                                                        |
|                                     | Avg. Memory stall                 | Misses-per-instruction <sub>Avg</sub> * miss-penalty <sub>Avg</sub>          |
|                                     | Effective memory access time      | $AMAT_i =$                                                                   |
|                                     | (AMAT <sub>i</sub> ) at level i   | $T_i + m_i * AMAT_{i+1}$                                                     |
|                                     | Effective CPI                     | CPI <sub>Avg</sub> + Memory-stalls <sub>Avg</sub>                            |
| Types of misses                     | Compulsory miss                   | Memory location accessed for the first time by CPU                           |
|                                     | Conflict miss                     | Miss incurred due to limited associativity even though the cache is not full |
|                                     | Capacity miss                     | Miss incurred when the cache is full                                         |
| Replacement policy                  | FIFO                              | First in first out                                                           |
|                                     | LRU                               | Least recently used                                                          |
| Memory technologies                 | SRAM                              | Static RAM with each bit realized using a flip flop                          |
|                                     | DRAM                              | Dynamic RAM with each bit realized using a capacitive charge                 |
| Main memory                         | DRAM access time                  | DRAM read access time                                                        |
| _                                   | DRAM cycle time                   | DRAM read and refresh time                                                   |
|                                     | Bus cycle time                    | Data transfer time between CPU and memory                                    |
|                                     | Cimulated interleaving vaina DDAM | Using made hits of DDAM                                                      |

## Concluding Remarks

 Project 4 (released tomorrow) learning outcome is CPU scheduling algorithms

Extra Credit project released after spring break

## Have a great Spring Break!